Thursday, May 7, 2009

Achronix taps Signali for 10/40/100 Gbps encryption IP in world’s fastest FPGAs

SAN JOSE, USA: Achronix Semiconductor Corp., maker of the world’s fastest FPGAs, announced the availability of a new, high-performance Advanced Encryption Standard (AES) IP cores for its Speedster 1.5 GHz family.

These high-performance 128-bit key size AES cores, from Signali Corp. are targeted at 10Gbps, 40Gbps, and 100Gbps applications. They demonstrate the speed of the Speedster FGPA fabric, as well as the balance between throughput performance and resource minimization achieved by the Signali Cores.

“High-end 10/40/100G applications demand the highest-capability encryption engines to ensure security,” said Ali Burney, SerDes and IP marketing manager for Achronix.

“Signali’s implementation with Achronix high performance FPGAs deliver peace of mind to system engineers while striking the right balance between resource allocation and performance.”

The Achronix Speedster family, launched in September 2008 and offering three times the performance of conventional FPGAs, target traditional ASIC applications requiring high data throughput. Many of these also require increasingly sophisticated encryption algorithms to thwart hacking attempts from around the globe.

In order to achieve the performance and resource utilization targets, Signali implemented two configurations for the AES IP cores: a 16-bit core, aimed at 10 Gbps applications, features a pin-efficient 16-bit data path while a second, 128-bit data path core, targets 40 to 100 Gbps applications.

Both cores use 128-bit keys and operate in CTR (counter) mode, designed for use in high-performance applications such as GPON. The cores are provided in standard Verilog or VHDL RTL, together with simulation models, test benches and complete documentation.

“Information assurance is of major importance in many of the markets Achronix is serving, so our partnership is an ideal fit,” said Mark Konopacky, responsible for business development for Signali.

“Our expertise in design and implementation of computationally efficient, complex algorithms, coupled with our innovative development methodology, enabled Signali to quickly explore many different microarchitectures during our development work to find the one ideally suited for deployment on Achronix’ Speedster.

Signali uses its Quattro technology to transform high-level descriptions of data-intensive functions, such as AES, automatically into high-performance RTL. These tools allow very rapid algorithm and microarchitecture exploration at the design level, allowing the Signali’s designers to quickly choose the best solution for specific implementation platforms.

Quattro enabled Signali’s engineers to maximize usage of the capabilities of the Achronix Speedster FPGA architecture.

No comments:

Post a Comment

Note: Only a member of this blog may post a comment.